1.8-V Low Power, High-Resolution, High-Speed Comparator With Low Offset Voltage Implemented in 45nm CMOS Technology

Authors

  • Ishrat Zahan Mukti
  • Ebadur Rahman Khan
  • Koushik Kumar Biswas

DOI:

https://doi.org/10.31838/jvcs/06.01.03

Abstract

This paper presents the design of a comparator with low power, low offset voltage, high resolution, and rapid speed. The designed comparator is built on 45nm flip CMOS technology and runs 4.2G samples per second at nominal voltage. It is a custom-made comparator for a highly linear 4-bit Flash A/D Converter (ADC). The outlined design can operate on a nominal supply of 1.8 V. The comparator offset voltage was elevated because of this mismatch. To compensate for the offset voltage, we followed a decent approach to design the circuits. Therefore, the offset voltage is reduced to 250 uv.The designed comparator has a unity gain bandwidth of 4.2 GHz and a gain of 72db at nominal PVT, which gives us a considerable measure of authority. The dynamic power consumption of the comparator is 48.7uW . The layout of this designed comparator has been implemented, and the area of the comparator is 12.3umx15.75um. The results of pre-and post-layout simulations in various process, voltage, and temperature corners are shown. 

Downloads

Published

2023-12-05

How to Cite

Ishrat Zahan Mukti, Ebadur Rahman Khan, & Koushik Kumar Biswas. (2023). 1.8-V Low Power, High-Resolution, High-Speed Comparator With Low Offset Voltage Implemented in 45nm CMOS Technology. Journal of VLSI Circuits and Systems, 6(1), 19–24. https://doi.org/10.31838/jvcs/06.01.03